Improving utilization rate of semi-parallel successive cancellation architecture for polar codes using 2-bit decoding

Dinesh Kumar DEVADOSS1*, Shantha Selvakumari RAMAPACKIAM2

1 Department of ECE, Mepco Schlenk Engineering College, Sivakasi, India,
ORCID iD: 0000-0001-7628-5397
2 Department of ECE, Mepco Schlenk Engineering College, Sivakasi, India,
ORCID iD: 0000-0003-4123-7744

Abstract: Polar codes are the capacity-achieving error-correcting code proved to be a significant invention in coding theory. It can achieve channel capacity at infinite code length \( N \) due to its explicit code construction. However, the processing complexity along with the higher latency due to successive cancellation (SC) decoding is being a major design issue, which reduces the utilization rate in the decoder architectures. This paper presents a modified semi-parallel architecture for decoding polar code with a better decoding latency. Precomputation and look-ahead techniques are used to generate two bits in the final stage. Pipelined partial-sum unit with a less critical path reduces hardware complexity independent of code length. Hence, the proposed architecture reduces the latency by 2.7 times leads to increase in utilization rate than prior semi-parallel architecture. For a code length of \( N = 2^{10} \), the proposed architecture shows 62.7% and 94% improved utilization rate than the conventional semi-parallel architecture and 2-bit SC decoder respectively. Compared to the conventional semi-parallel decoder for \( N = 2^{17} \), hardware resource such as look-up-tables (LUT) and flip-flops (FF) usage are reduced by 98% in field programmable gate array (FPGA) leads to reduction in processing complexity. Hence, very large efficient polar decoders with a high utilization rate can be implemented in FPGA.

Key words: polar code, successive cancellation, semi-parallel, hardware architecture, FPGA

1. Introduction

Polar code is one of the forward error-correcting codes, which has been adopted as a control channel for 5th generation (5G) new radio by the 3rd generation partnership project [1]. It is the only capacity-achieving code next to low-density parity-check (LDPC) codes [2] for a binary-input discrete memoryless channel (B-DMC). The channel capacity is achieved by the SC algorithm by Arikan [3] in his seminal work. Some papers address the theoretical aspects of polar codes [4–6]. A family of hardware architectures such as pipelined tree architecture and line architecture is proposed in [7], for SC decoding of polar codes to reduce the hardware complexity with a latency of \( 2N-2 \) clock cycles. The paper [8] implements polar decoder by an iterative decoding algorithm called belief propagation decoding which can support multiple code rates. In [9], log-likelihood ratio (LLR) based SC list (SCL) decoding architecture proposed to reduce the hardware complexity by half than conventional SCL, but with a latency of \( 3N-2 \) clock cycles. For high data rate applications, latency needs to be reduced further for

*Correspondence: dineshddk@mepcoeng.ac.in
achieving high throughput. Therefore, hardware architecture has to be revisited for improving the latency while retaining the processing complexity. In [10], a semi-parallel architecture was proposed with drastically reducing processing complexity and a higher utilization rate than the previous architectures. However, it reports less throughput in comparison with the prior work due to a slight increase in latency. In the semi-parallel decoder, the partial-sum computation module is the limiting factor with a longer critical path. The complexity of this update logic increases with code length $N$, which leads to an increase in latency. A shift register-based partial-sum computation unit was reported in [11], in which registers are inserted in between the logic gates. It reduces the critical path delay and maximizes the operating frequency than the conventional partial-sum unit [10].

There are hardware architectures in [12, 13], which use precomputation and look-ahead decoding schedule to enhance the latency and throughput at the expense of higher gate count. It leads to an increase in processing complexity for the practical use of polar decoders at higher block lengths. In addition, the hardware utilization needs improvement for pipelined tree and line architecture in [12, 13]. A dedicated processor is reported in [14] to improve fast-simplified successive cancellation (F-SSC) implementation for decoding constituent codes with a significant rise in throughput, at the cost of augmenting LUT and FF. A high throughput energy-efficient combinational decoder in [15], reports maximum throughput of $2.5$ Gbps for shorter block length and $1.24$ Gbps for code length of $2^{10}$ with low power consumption. However, the hardware resources such as LUT, FF, and random access memory (RAM) usage is very high compared to the other conventional decoders, which leads to usage of this decoder only for limited applications. In [16], a radix-4 SC decoder uses partial-sum look-ahead, special subcode decoding to reduce latency and drastically enhance the throughput. A low complex merged processing element was implemented in [17], in which application-specific integrated circuits (ASIC) reported notable improvement in throughput and latency. Most of the above-mentioned work focuses on improving the latency and throughput performance of the decoder. However, the utilization rate is not reported in most of the work except [10], which plays a major role in implementing a hardware-efficient decoder.

In this work, a modified semi-parallel architecture is presented with precomputation and look-ahead techniques to reduce the latency. A pipelined partial-sum unit (PPU) with reduced critical path delay is incorporated to reduce the latency further, thereby enhancing the utilization rate and throughput. The analytical expressions for the architecture based on the scheduling principles are derived, which will validate the implementation results of the proposed decoder. The hardware analysis of the developed decoder is compared with other prior latency reduced architecture. The logic synthesis results of the implemented architecture for the polar code of length up to $N = 2^{17}$ with code rate $R$ are reported using Virtex-6 FPGA.

This paper is organized as follows. Section 2 brief the background of polar code encoding and decoding. Section 3 provides the scheduling principles of the proposed architecture. Section 4 explains the proposed semi-parallel architecture and its operation. Hardware comparison with prior architecture along with implementation results discussed in Section 5. Then finally concluded in Section 6.

2. BACKGROUND

This section provides preliminary concept of polar code generation from the information vector and generator matrix followed by a brief about successive cancellation decoding of polar code.

2.1. Polar code generation and encoding

Polar codes are operated using the concept of channel polarization for any given B-DMC, where the polar code decomposes the communication channel into several sub-channels whose probability of reliable transmission
becomes 1.0 (noiseless) or 0.5 (noise) as $N$ grows towards infinity. Hence, the sender and receiver can use a reliable channel for lower error rate communication. It can be fixed by the setting of sub-channels used to carry $K$ information bits as $A$ and the remaining $(N-K)$ bits as the frozen set $A_C$. In [3], a bit-reversed indexing scheme was used while generating a codeword from the information vector. In this work, normal indexing scheme is followed in the encoding as shown in Figure 1. Let $u = (u_0, u_1, u_2, u_3, \ldots, u_{N-1})$ be the information vector and $X = (X_0, X_1, X_2, X_3, \ldots, X_{N-1})$ be the codeword and $G$ be the generator matrix of the polar code.

Generally, polar code $X$ can be generated from the information vector $u$ using the generator matrix $G$,

$$X = uG$$

(1)

Where the generator matrix can be derived using the $n^{th}$ kronecker power of base matrix $F = \begin{bmatrix} 1 & 0 \\ 1 & 1 \end{bmatrix}$.

For example, (2) represents the generator matrix $G$ for $n = 3$ and its equivalent graph representation is shown in Figure 1.

$$G = F^\otimes 3 = \begin{bmatrix}
1 & 0 & 0 & 0 & 0 & 0 & 0 & 0 \\
1 & 1 & 0 & 0 & 0 & 0 & 0 & 0 \\
1 & 0 & 1 & 0 & 0 & 0 & 0 & 0 \\
1 & 1 & 1 & 1 & 0 & 0 & 0 & 0 \\
1 & 0 & 0 & 0 & 1 & 0 & 0 & 0 \\
1 & 1 & 0 & 0 & 1 & 1 & 0 & 0 \\
1 & 0 & 1 & 0 & 1 & 0 & 1 & 0 \\
1 & 1 & 1 & 1 & 1 & 1 & 1 & 1
\end{bmatrix}$$

(2)

![Figure 1. Encoder graph of polar code for $N = 8$.](image)
2.2. Successive cancellation decoding

SC algorithm is used to decode the information vector from the LLRs received from the channel \( L_{n,i} \). Here the codeword after encoding, binary phase-shift keying (BPSK) modulation with additive white gaussian noise (AWGN) channel are used to generate LLR values. The estimated bit \( U_i \) is decoded successively provided all the LLR values and the previously decoded bits \( U_{i-1}, \ldots, U_0 \) along with frozen bit information of the codeword.

Let \( N = 2^n \) be the polar code length has \( n \) stages in the decoding graph shown in Figure 2. Let \( L_{l,i} \) be the LLR position at each stage where \( 0 \leq l < n \) be the stages and \( i \) be the bit position ranges between \( 0 \leq i < N \).

The SC decoder successively estimates \( U_i \) according to the frozen set values,

\[
U_i = \begin{cases} 
0 & \text{if } i \in A_c, \\
0 & \text{if } L_{0,i} \geq 1, \\
1 & \text{otherwise.}
\end{cases}
\]  

(3)

where \( i \) be the currently decoded bit and \( L_{0,i} \) be the likelihood values of an estimated bit \( U_i \). In the modified semi-parallel architecture, 2b SC decoding techniques in [13] are employed where the last stage is replaced by \( p \) node, which successively decodes two bits at a time leads to a reduction in the latency. Since notation \( P \) is used to indicate the number of implemented processing elements (PE) in the semi-parallel architecture, the \( p \) node is replaced by a Decision node (D node) to avoid conflict.

3. Scheduling principles of proposed semi-parallel SC decoder

The main flaw that all previous architectures such as tree and line SC decoder [7] faced is their utilization rate \( \alpha \) decreases with the increase in code length. The utilization rate is the ratio of the total number of node updates to the product of hardware complexity and latency. Latency of the decoder is the total number of clock cycles required to decode a vector. The utilization rate of \( \alpha \) can be improved by lowering the number of PEs. In [10], the implemented PEs are reduced. Hence, the stages require more node updates than the implemented PEs need multiple clock cycles for the LLR computation, which leads to increase in latency. In the proposed method, the precomputation scheme is incorporated in which every stage \( l \) of the graph updated \( 2^{n-l-1} \) times. The last stage is replaced by \( D \) node, which takes frozen bit information from read only memory (ROM) and produces two bits in a single clock. Let \( P \) be the number of implemented PEs, where \( P = 2^p \). In the stages which satisfies the condition \( 2^l \leq P \), the number of clock cycles required is reduced by half and the remaining stages are not affected. Hence, the latency remains the same as that of the previous tree and line architecture.

By incorporating the look-ahead technique, all the possible values of \( D \) node are computed. The corresponding values are selected by using multiplexer (MUX), which leads to the last stage updated \( 2^{n-l-2} \) times for \( n > 2 \), and updated in a single clock cycle. In the proposed schemes, the latency can be reduced without compromising the utilization rate by decoding two bits in a clock cycle. From the decoding schedule for precomputation and precomputation with look-ahead in Table 1 and Table 2 respectively of the proposed decoder for \( N=8 \).
The total number of clock cycle (NC) for proposed decoder with precomputation is derived as follows:

\[
NC = \sum_{l=0}^{p} 2^{n-l-1} + \sum_{l=p+1}^{n-1} 2^{n-l-1}2^{l-p}
\]

\[
= \frac{2^{n-1}(1 - \frac{1}{2P})}{1 - \frac{1}{2}} + 2^{n-p-1}(n - p - 1)
\]

\[
= N(1 - \frac{1}{2P}) + \frac{N}{2P}(n - p - 1)
\]

\[
= N - \frac{N}{2P} \log_2 2 + \frac{N}{2P}(\log_2 \frac{N}{2P})
\]

\[
= N + \frac{N}{2P}(\log_2 \frac{N}{4P})
\]
Similarly, the no. of clock cycle for proposed decoder with precomputation and look-ahead is given by

\[
NC = \sum_{l=0}^{P} 2^{n-l-2} + \sum_{l=1}^{P} 2^{n-l-1} + \sum_{l=P+1}^{n-1} 2^{n-l-1}2^{l-p}
\]

\[
= \frac{3}{4}N + \frac{N}{2P} \log_2 \frac{N}{4P}
\]

(5)

For precomputation, utilization rate is given by

\[
\alpha = \frac{N \log_2 N}{2P(N + \frac{N}{2P} \log_2 \frac{N}{4P})} = \frac{\log_2 N}{2P + \log_2 \frac{N}{4P}}
\]

(6)

Similarly, for precomputation with look-ahead utilization rate is given by

\[
\alpha = \frac{N \log_2 N}{2P(0.75N + \frac{N}{2P} \log_2 \frac{N}{4P})} = \frac{\log_2 N}{1.5P + \log_2 \frac{N}{4P}}
\]

(7)

The proposed semi-parallel decoder achieves lower complexity with the reduction in latency. This approach uses \(P\) processing elements. However, a memory requirement increases for precomputation of soft bit LLR values.

4. Proposed semi-parallel decoder architecture

The proposed architecture comprises of various modules illustrated in Figure 3. The semi-parallel architecture to decode polar code sequentially was proposed in [10], which is focusing mainly on improving the hardware utilization rate. However, the complex partial-sum update logic of the decoder increases the latency with the increasing codeword length \(N\) and lesser throughput is observed due to single bit decoding. Complex multiplexing logic leads to complex control modules required to route the signal properly between the RAM module and the PE. Therefore, we propose a modified semi-parallel architecture that can decode two bits in parallel when compared with single bit decoding with reduced latency by using pipelined partial-sum
computation inspired by the architecture in [12], where 2-bit decoded output is given as input and it generates $N/2$ partial-sum as output.

Figure 3 shows the proposed semi-parallel architecture to decode the polar code of length $N$. In order to utilize the hardware resource, lesser than $N/2$ PEs are used to decode a larger codeword. Initially, parallel-in parallel-out shift registers are used to buffer the LLR received from B-DMC. Then LLRs are loaded via MUX logic into the dual-port RAM of width $PQ$ for further processing by the PEs. The $f$ node and $g$ node of $P$ PEs accept $Q$ bit LLRs each, which equals $2PQ$ bits. The $P$ PEs produces three intermediate $Q$ bit LLRs such as minimum, added and subtracted value, which equals $3PQ$ bits. This LLRs are loaded into the dual-port RAMs of width $PQ$ via a MUX. During the decoding phase, channel values and $f$ node values stored in one RAM, and other two RAMs are used to store added and subtracted value of $g$ node separately. The decoded output $U_{2i}, U_{2i+1}$ from the LLRs produced by the last stage is executed by $p^{th}$ and $(p-1)^{th}$ PEs. Hence last two PEs are connected to the decision unit to produce decoded output. Then the decoded output is fed to the PPU, which provides the necessary partial-sums required for the PEs.

4.1. Processing element and D node

Semi-parallel decoder performs their likelihood estimations using LLR [10], whereas previous existing architecture uses likelihood ratios (LR) that involve multiplications and divisions lead to an increase in hardware complexity. The merged PEs are used as shown in Figure 4a, which accepts $L_a, L_b$ as inputs and produces outputs $L_f, L_g$. The outputs $L_f$ is the minimum value from $f$ node and $L_g$ is added or subtracted value from $g$ node, which is selected by the appropriate partial-sum generated by the PPU. In the LLR domain, functions
\[ f(L_a, L_b) \approx \text{sign}(L_a)\text{sign}(L_b)\min(|L_a|, |L_b|) \]

\[ g(\hat{s}, L_a, L_b) = L_a(-1)^\hat{s} + L_b \]

\( D \) node produces outputs \( U_{2i}, U_{2i+1} \) based on the frozen conditions indicated by the signals \( fr1, fr2 \) respectively. If \( fr1 \) and \( fr2 \) both are 1, then \( U_{2i}, U_{2i+1} \) both are frozen bits. If \( fr1 \) and \( fr2 \) are equal to 0, indicate \( U_{2i}, U_{2i+1} \) are message bits can be computed based on the \( \text{sign}(L_a) \) and \( \text{sign}(L_b) \). The sign bit produces 0 for non-negative LLR and 1 for negative LLR. The comparator output is denoted as \( \text{comp} \) signal, produces 1 when \( |L_a| \geq |L_b| \) otherwise 0. Based on the above signals output of the \( D \) node is expressed as in [13].

\[ U_{2i} = \overline{fr1} (\text{sign}(L_a) \oplus \text{sign}(L_b)) \] (10)

\[ U_{2i+1} = \overline{\text{comp} fr2} \text{sign}(L_b) + \overline{\text{comp} fr1} \overline{fr2} \text{sign}(L_b) + \text{comp} fr1 \overline{fr2} \text{sign}(L_a) \] (11)

From the Figure 3, Table 1 reports that it takes two \( D \) node to produce outputs \( U_0 - U_3 \). Hence, the critical path of the decoder before \( \text{look-ahead} \) is denoted by \( 2T_{D\text{node}} + T_{PPU} + T_{MUX} \). As shown from the Figure 4b, the critical path of the decoder with \( \text{look-ahead} \) is reduced to \( T_{D\text{node}} + T_{PPU} + T_{MUX} \) achieved by connecting fewer extra \( D \) node and multiplexers in parallel.

Figure 4. (a) Merged processing element (b) \( D \) node with \( \text{look-ahead} \)

4.2. LLR memory

The LLR memory stores the channel LLR values and the output of PEs. The internal LLRs produced by the PEs, need to be reused in subsequent steps of the decoding process. The PEs should read inputs and write
outputs in a single clock cycle to avoid additional delays, which can be implemented by a dual-port RAM. It can be configured with a write port of width $3PQ$ and read port of width $2PQ$. In a single clock cycle, each PE must take two LLRs of bit width $2Q$ as input and produce outputs of $3Q$ bit width. The channel LLRs are stored as words in the RAM. For a 2-bit semi-parallel decoder of $N = 8$ with $P = 2$, first word contains channel LLR processed by $PE_1$ and $PE_2$ produces $L_{2,0}L_{2,4}$ and $L_{2,1}L_{2,5}$ respectively. The second word contains channel LLR processed by the PEs producing $L_{2,2}L_{2,6}$ and $L_{2,3}L_{2,7}$ respectively. LLR memory following this fixed data path alignment scheme has a regular structure $L_{2,0}L_{2,2}L_{2,1}L_{2,3}$ and $L_{2,4}L_{2,6}L_{2,5}L_{2,7}$ are stored in this order follows a bit reversed scheme and LLRs generated are input to the PEs. This approach requires additional overhead bits of $3 \times 642 = 1926Q$ bits of memory for $P = 64$ irrespective of code length $N$. The memory requirement to store Q-bit LLRs for code length $N$ is given by

$$\text{Total memory} = \left( \frac{3(N - 2)}{\text{internal LLRs}} + \frac{3 \times (2P \log P - 2P + 2)}{\text{additional overhead bits}} + \frac{N}{\text{channel LLR}} \right) \times Q \quad (12)$$
4.3. Channel buffer and RAM

We have used quantization bits $Q$ of 5 for better error-correcting performance. For a polar code of higher block length, it is not practical to decode all the channel outputs simultaneously. The received LLRs are buffered in channel registers in a group of $64\times LLRs$. Clock cycles of 16 are required to load one frame in the channel registers for a code length of $N = 1024$ with $P = 64$. The dual-port RAM is used to write the new frame and decode the current frame simultaneously and the decoder read $2PQ$ bits, which requires $2 \times 64 \times 5 = 640$ bits bus. Hence, multiple RAM banks of the same input width used in which data can be written one RAM at a time but read from all simultaneously and the decoder requires one bank to store channel LLRs and internal LLRs for $f$ node with a depth of 4 and a width of $64 \times 5 = 320$ bits and two banks with a depth of 26 and a width of 320 bits to store the internal LLRs of $g$ node.

4.4. Pipelined partial-sum computation unit

During the decoding process, a maximum of $P$ numbers of $f$ and $g$ functions can be performed in parallel. PPU used is recursive in nature leads to the PPU for code length $2^n$ can be constructed by using $2^{n−1}$ with additional $N/4$ FFs, XOR gates, and MUX as shown in Figure 5. The critical path of the PPU is two XOR gates since one exor is performed for the two bits obtained from $D$ node say $U_2 + U_3$, and this resultant is exor with previous value $U_0 + U_1$ stored in the register to generate a partial-sum of $U_0 + U_1 + U_2 + U_3$. The $N/2$ outputs of PPU are mapped to $P$ numbers of PEs by using an extra MUX logic at the PPU output. Select lines have chosen to route the partial-sum generated from PPU to each PE.

4.5. Frozen channel ROM

The output of PE passes through the $D$ node, which produces two bits based on the frozen inputs from the ROM. A two-bit ROM of size $N/2$ stores the indices of frozen bits. Whenever the decoder reaches the final stage, the $L_{1,i}$ values of PE processed by $D$ node. It sets the outputs $U_{2i}, U_{2i+1}$ to 0 if the corresponding frozen indices of ROM are 1, else produces the estimated bits based on $D$ node. ROM can be replaced by RAM to adapt to different channel conditions by replacing the contents of RAM with the different sets of frozen bits.

4.6. Operation of the proposed architecture

Table 3 shows the operation of proposed decoder architecture and the data propagation through the different hardware module for $N = 8$. Initially, the likelihood ratios are loaded in the buffer registers in the bit reversed order. The MUX between the buffer and RAM selects buffer containing LLR as input for the $N/P$ clock cycles. It selects the output of the PE as input for the remaining clock cycle belongs to the decoding phase. The LLRs are loaded simultaneously as a block while the decoding of LLR takes place by the PE in a pipelined manner. Buffer register allows the decoder to accept the received LLR serially while the output of the PE connected to RAM. Then the LLR is written into the RAM as a memory word depends on the quantization bits are chosen. The read and write address is given to the RAM to store the LLR without overlapping. Since it is a dual-port RAM, read and write operation takes place in the same clock cycle. The decoder has P PEs depends on the code length. Each PE takes $2Q$ bits LLR as input for $f$ and $g$ unit and produces LLR which is to be written into the RAM as memory word. Since two bits are decoded at the same clock cycle, In the first clock cycle LLRs $L_{2,0}, L_{2,4}, L_{2,1}, L_{2,5}$ are computed, then $L_{2,2}, L_{2,6}, L_{2,3}, L_{2,7}$ and $L_{1,0}, L_{1,2}, L_{1,1}, L_{1,3}$ are computed in second and third clock cycles respectively. In fourth and fifth clock cycle $U_0, U_1$ and $U_2, U_3$ are decoded using the $D$ node. Similarly, $U_4, U_5$ and $U_6, U_7$ are decoded in the remaining clock cycles. With look-ahead, $U_0$–$U_3$
Table 3. Data flow through different hardware modules in the proposed decoder for $N = 8$

<table>
<thead>
<tr>
<th>Clk</th>
<th>Read (addr)</th>
<th>Write (addr)</th>
<th>Channel Buffer</th>
<th>RAM</th>
<th>PE</th>
<th>D node</th>
<th>PPU</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td></td>
<td>$L_{3,0} \ldots L_{3,7}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>0000</td>
<td></td>
<td>$L_{3,0}, L_{3,4}$</td>
<td>$L_{3,2}, L_{3,6}$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>0000</td>
<td></td>
<td>$L_{3,1}, L_{3,5}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>0001</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>0001</td>
<td></td>
<td>$L_{3,3}, L_{3,7}$</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>0000</td>
<td>0010</td>
<td>$L_{2,0}L_{2,4}$</td>
<td>$L_{2,1}L_{2,5}$</td>
<td>4LLR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>0001</td>
<td>0010</td>
<td>$L_{2,2}L_{2,6}$</td>
<td>$L_{2,3}L_{2,7}$</td>
<td>4LLR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>0010</td>
<td>0011</td>
<td>$L_{1,0}L_{1,2}$</td>
<td>$L_{1,1}L_{1,3}$</td>
<td>4LLR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>0011</td>
<td></td>
<td>$U_0U_1$</td>
<td>$U_0 + U_1, U_1$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>0011</td>
<td></td>
<td>$U_2U_3$</td>
<td>$U_0 + U_1 + U_2 + U_3, U_1 + U_3$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>0010</td>
<td></td>
<td>$L_{1,4}L_{1,6}$</td>
<td>$L_{1,5}L_{1,7}$</td>
<td>4LLR</td>
<td></td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>0100</td>
<td></td>
<td>$U_4U_5$</td>
<td>$U_4 + U_5, U_5$</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>0100</td>
<td></td>
<td>$U_6U_7$</td>
<td>$U_4 + U_5 + U_6 + U_7, U_5 + U_7$</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

and $U_4\ldots U_7$ can be computed in a single clock cycle leads to two clock cycles can be saved. The PPU can be constructed recursively for an $N$ length SC decoder from the basic module. Here in Figure 5, PPU for $N = 16$ is constructed from PPU for $N = 8$. Whenever the bits $U_{2i}, U_{2i+1}$ are decoded in a particular clock cycle, it is fed to PPU. The corresponding partial-sums from the PPU are stored in the D-FFs for successive decoding. For PPU, though the number of input remains the same, the number of outputs of PPU increases with the code length $N$. Hence, there are $P$ MUXs need to be selected at the appropriate clock cycle, to map the $N/2$ partial-sum outputs to partial-sums required for $P$ PEs.

5. Hardware analysis and comparison

Table 4 shows the hardware comparison of the proposed architecture with the decoders reported in the previous literature. In the decoders, $Q = \{4, 5, 6\}$ bit quantizations can be used for the channel LLR. It is inferred that there is an increase in utilization rate in the proposed decoder as the code length increases since the implemented PEs is limited to $P(\ll N)$. The throughputs are obtained for all the decoders and normalized to the conventional SC decoder [7]. Among the proposed scheme, the precomputation and look-ahead has a better utilization rate and normalized throughput comparable to the tree and line-based architecture. And the latency of the proposed decoder with precomputation, precomputation with look-ahead are $N, 0.75N$ approximately obtained by neglecting the insignificant logarithmic component for up to $(1024, 512)$ polar code with $P = 64$ PEs.

Table 5 shows the performance comparison of the proposed semi-parallel decoder with existing decoders. The latency and utilization rate for different code length up to 1024 are compared. The performance parameters of the conventional semi-parallel decoder are obtained from [10]. The latency of the 2b-SC decoder [13] of code length $N$ is $0.75N-1$. The utilization rate of 2b-SC decoder is obtained from
\[ \alpha = \frac{\text{Required node updates}}{\text{Resource complexity available} \times \text{Latency}} = \frac{N \log_2 N}{2(N-2)\pi(N-1)} \]  

For proposed semi-parallel decoder, the latency and utilization rate for any code length \( N \) can be obtained from eqns.(5) and (7) respectively. As the code length varies from 64 to 1024, significant improvement in utilization rate is achieved at the cost of an increase in latency by fewer cycles negligible for smaller code length. It shows that for a code length of 1024, utilization rate of proposed semi-parallel decoder \( \alpha \) is improved by \( \frac{\text{utilization rate}_{\text{prop}} - \text{utilization rate}_{17}}{\text{utilization rate}_{\text{prop}}} = 94\% \) than 2b-SC decoder [17] but at the cost of an increase in latency by 2\% which is insignificant as compared to utilization rate achieved as shown in Figure 6 and Figure 7. Similarly, the proposed work shows a 62.7\% improvement in utilization rate than conventional semi-parallel architecture [10]. Figure 8 shows the proposed decoder has an improved utilization rate than the semi-parallel decoder in [10] when a number of PEs \( P \) varied from 1 to 128 for code length up to \( 2^{20} \). It shows that the utilization rate increases as the code length increases and when the number of PE decreases. Here, selecting the appropriate number of PE is necessary, since choosing a lesser
PEs increases the latency, and higher PE increases the processing complexity.

Table 6 reports the device utilization of the decoder for the target device and compared only with the existing work on Virtex-6 FPGA. For a code length of $N = 2^{10}$, the proposed decoder utilized only 1.69% of LUTs, 0.28% of FFs and 0.24% of BRAM, in XC6VLX240T, which is 88.4%, 89.2% and 98.3% lesser than decoder in [14] respectively. The decoder in [15] uses XC6VLX550T, which is two times bigger than XC6VLX240T. The decoder is also implemented for a code length of $N = 2^{17}$ and utilized only 1.87% of LUTs, 0.28% of FFs, but 18.5% of BRAM utilized in XC6VLX240T. Higher RAM usage may impact power consumption and energy efficiency. Hence, the power consumption and energy-per-bit are also reported for the proposed design. The on-chip power can be estimated from the Xilinx power estimator tool for the logic resources used in our design. The energy-per-bit can be obtained from the expression $E_{bit}(J/b) = \frac{Power(W)}{Throughput(b/s)}$. As the code length increases, the power consumption increases which increases the energy-per-bit $E_{bit}$ and thus reduces the energy efficiency. Power consumption and energy-per-bit are discussed for ASIC in [15], but for FPGA it is not reported in [14] and [15].

Logic synthesis, mapping, placement, and routing were performed in Virtex-6 FPGA. It has similar 40nm technology with Stratix-IV FPGA has been chosen to compare with prior architectures. The tools used are Matlab to generate LRs for decoder input, Modelsim for functional verification, Xilinx ISE 15.4 for synthesis and implementation. Moreover, worse case environment such as maximum junction temperature of 85°C, low-voltage complementary metal oxide semiconductor (LVCMOS) 2.5V 12mA (Slow) model for I/O standards and internal supply voltage of 0.87 V has been chosen for implementation in FPGA. Different quantization schemes were used in the decoders denoted by $(Q_i, Q_{ic}, Q_f)$ as shown in Table 7, where $Q_i$ is the number of integer bits in internal LLR, $Q_{ic}$ is the number of integer bits in channel LLR and $Q_f$ is the number of fractional bits in both. The proposed decoder is validated by choosing LLR of Quantization bits $(Q_i, Q_{ic}, Q_f) = (5, 5, 0)$ as input to the decoder. LLR is generated in Matlab by constructing polar code optimized for specific signal-to-noise ratio (SNR) and encoding a random message vector of code length $N = 1024$ with varying code rate $R = K/N$ passed through an AWGN channel. Noisy codewords were generated for the range of SNR values of 0 dB to 13 dB.
3.5 dB. The received LLR from the channel is saturated to the range [-2,2] having acceptable error correction performance as shown in Figure 9 for different quantization bits. It is inferred that bit error rate (BER) and frame error rate (FER) performance is degraded by only 0.25 dB for 5 bit quantization compared to floating point decoder. The equivalent quantization bits of $Q = 5$ for the received LLR are given along with necessary inputs to the decoder and the estimated bits are compared with the message vectors for the error correction performance. The critical path of the proposed architecture consists of RAM, PE, $D$ node, PPU and MUX logic which takes 8.9 ns to produce the decoded output leads to the maximum operating frequency of 112 MHz and after applying the look-ahead technique with $D$ node reduces the critical path delay to 6.9 ns and improves the maximum operating frequency to 144 MHz. Also, the proposed architecture shows improved throughput.

![Figure 9](image)

**Figure 9.** Effect of quantization on BER performance of polar code with code length $N = 1024$ and code rate $R = 0.5$.

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>SC</td>
<td>$N-1$</td>
<td>$N-2$</td>
<td>$N-2$</td>
</tr>
<tr>
<td>2b-SC</td>
<td>$N/2$</td>
<td>$N/2$</td>
<td>$N/2$</td>
</tr>
<tr>
<td>2b-SC with overlapping</td>
<td>$2N - 2$</td>
<td>$1.5N - 2$</td>
<td>$N - 1$</td>
</tr>
<tr>
<td>2b-SC precomputation</td>
<td>$\log_2 N$</td>
<td>$\log_2 N$</td>
<td>$\log_2 N$</td>
</tr>
<tr>
<td>Latency(cycle)</td>
<td>$\log_2 N$</td>
<td>$\log_2 N$</td>
<td>$\log_2 N$</td>
</tr>
<tr>
<td>Utilization rate ($\alpha$)</td>
<td>Tree</td>
<td>Line</td>
<td>Tree</td>
</tr>
<tr>
<td>Normalized Throughput*</td>
<td>1</td>
<td>1.53</td>
<td>2</td>
</tr>
</tbody>
</table>

*Throughput of architecture in [13] and the proposed architecture are normalized with respect to the SC decoder in [7].
Table 5. Performance comparison of the proposed decoder with conventional semi-parallel and 2b-SC decoders

<table>
<thead>
<tr>
<th>Code length N</th>
<th>Latency (No. of clock cycles)</th>
<th>Utilization rate (α)</th>
</tr>
</thead>
<tbody>
<tr>
<td>64</td>
<td>126</td>
<td>151</td>
</tr>
<tr>
<td>128</td>
<td>254</td>
<td>310</td>
</tr>
<tr>
<td>256</td>
<td>512</td>
<td>632</td>
</tr>
<tr>
<td>512</td>
<td>1032</td>
<td>1284</td>
</tr>
<tr>
<td>1024</td>
<td>2080</td>
<td>2604</td>
</tr>
</tbody>
</table>

Table 6. Comparison of device utilization of the proposed decoder with the existing decoder in Virtex-6 FPGA

<table>
<thead>
<tr>
<th>Target Device</th>
<th>Logic utilization</th>
<th>Used</th>
<th>Available</th>
<th>Utilization %</th>
<th>Power consumption (W)</th>
<th>Energy-per-bit E_{bit} (nJ/bits)</th>
</tr>
</thead>
<tbody>
<tr>
<td>XC6VLX240T</td>
<td>LUT</td>
<td>2,812</td>
<td>150,720</td>
<td>1.87</td>
<td>6.457</td>
<td>58.3</td>
</tr>
<tr>
<td></td>
<td>FF</td>
<td>871</td>
<td>301,440</td>
<td>0.28</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BRAM_36K</td>
<td>77</td>
<td>416</td>
<td>18.5</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XC6VLX240T</td>
<td>LUT</td>
<td>2,544</td>
<td>150,720</td>
<td>1.69</td>
<td>6.380</td>
<td>37.7</td>
</tr>
<tr>
<td></td>
<td>FF</td>
<td>830</td>
<td>301,440</td>
<td>0.28</td>
<td></td>
<td></td>
</tr>
<tr>
<td>BRAM_36K</td>
<td>1</td>
<td>416</td>
<td>0.24</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>XC6VLX240T</td>
<td>LUT</td>
<td>22,115</td>
<td>150,720</td>
<td>14.6</td>
<td></td>
<td>N/A</td>
</tr>
<tr>
<td></td>
<td>FF</td>
<td>7,941</td>
<td>301,440</td>
<td>2.6</td>
<td></td>
<td>N/A</td>
</tr>
<tr>
<td>BRAM_36K &amp; BRAM_36K</td>
<td>59</td>
<td>416</td>
<td>14.2</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

The block RAM count is estimated by $BRAM_{36K} = \left\lceil \frac{RAM(\text{bits})}{36000} \right\rceil$.

The block RAM count is estimated by $BRAM_{36K} = \left\lceil \frac{RAM(\text{bits})}{36000} \right\rceil$.

Table 7 shows the comparison of resource utilization and performance of proposed architecture with the prior architecture. The maximum throughput of the proposed decoder approaches 188 Mbps for a code rate $R$ approaches the maximum value. The proposed decoder is compared with the different methods implemented in the literatures, the work [14, 20–22] and [15] achieves very high throughput using Fast-SSC algorithm and combinational pipelined architecture respectively but at the cost of higher LUTs and FFs usage than the proposed decoder. However, the developed semi-parallel design is compared with prior semi-parallel implementation in [10] for $N = 2^{10}$. The proposed method achieves 2.2 times higher throughput than [10] with the look-ahead techniques. Both the proposed scheme requires fewer LUTs and FFs than the prior architecture shows that only 87% of LUTs with 49% of FFs are required compared to what was required for architecture [10]. The proposed architecture shows 98% and 89% lower RAM usage than [14, 22] and [21] respectively. On the other hand, the decoder shows 50 - 60% more RAM usage than other decoder implementations in [10, 15, 18, 20].
Table 7. Comparison of implementation results of proposed decoder with prior decoders in FPGA

<table>
<thead>
<tr>
<th>References</th>
<th>$N$</th>
<th>Algorithms</th>
<th>FPGA</th>
<th>$Q_i, Q_{ic}, Q_f$</th>
<th>LUT</th>
<th>FF</th>
<th>RAM (bits)</th>
<th>$f$ (MHz)</th>
<th>Throughput (Gbps)</th>
</tr>
</thead>
<tbody>
<tr>
<td>[14]</td>
<td>$2^{10}$</td>
<td>Fast SSC</td>
<td>Virtex-6</td>
<td>(6,5,1)</td>
<td>22,115</td>
<td>7,941</td>
<td>2,106,000</td>
<td>70.2</td>
<td>0.436</td>
</tr>
<tr>
<td>[22]</td>
<td>$2^{10}$</td>
<td>Fast SSC</td>
<td>Stratix-V</td>
<td>(5,6,1)</td>
<td>81,498</td>
<td>96,762</td>
<td>2,367,488</td>
<td>300</td>
<td>307.2</td>
</tr>
<tr>
<td>[21]</td>
<td>N/A</td>
<td>Fast SSC</td>
<td>Stratix-IV</td>
<td>N/A</td>
<td>155,858</td>
<td>158,185</td>
<td>285,120</td>
<td>206</td>
<td>105.3</td>
</tr>
<tr>
<td>[20]</td>
<td>$2^{10}$</td>
<td>Fast SSC</td>
<td>Stratix-IV</td>
<td>(6,4,1)</td>
<td>14,300</td>
<td>1,216</td>
<td>18,350</td>
<td>89.57</td>
<td>0.431</td>
</tr>
<tr>
<td>[18]</td>
<td>$2^{10}$</td>
<td>SCL</td>
<td>Stratix-V</td>
<td>(7,7,1)</td>
<td>33,502</td>
<td>5,515</td>
<td>11,264</td>
<td>N/A</td>
<td>N/A</td>
</tr>
<tr>
<td>[15]</td>
<td>$2^{10}$</td>
<td>SC</td>
<td>Virtex-6</td>
<td>(5,5,0)</td>
<td>190,127</td>
<td>22,928</td>
<td>13,312</td>
<td>N/A</td>
<td>1.24</td>
</tr>
<tr>
<td>[23]</td>
<td>$2^{15}$</td>
<td>SC</td>
<td>Stratix-IV</td>
<td>(7,7,0)</td>
<td>17,980</td>
<td>6,241</td>
<td>557,568</td>
<td>130</td>
<td>0.133</td>
</tr>
<tr>
<td>[19]</td>
<td>$2^{15}$</td>
<td>SC</td>
<td>Stratix-IV</td>
<td>(6,4,0)</td>
<td>3,266</td>
<td>1,254</td>
<td>820,992</td>
<td>170</td>
<td>0.062</td>
</tr>
<tr>
<td>[15]</td>
<td>$2^{16}$</td>
<td>SC</td>
<td>Stratix-IV</td>
<td>(5,5,0)</td>
<td>2,714</td>
<td>1,263</td>
<td>1,640,192</td>
<td>160</td>
<td>0.058</td>
</tr>
<tr>
<td>[10]</td>
<td>$2^{15}$</td>
<td>SC</td>
<td>Stratix-IV</td>
<td>(5,5,0)</td>
<td>58,480</td>
<td>33,451</td>
<td>364,288</td>
<td>66</td>
<td>0.031</td>
</tr>
<tr>
<td></td>
<td>$2^{16}$</td>
<td></td>
<td></td>
<td></td>
<td>114,279</td>
<td>66,223</td>
<td>724,736</td>
<td>56</td>
<td>0.026</td>
</tr>
<tr>
<td></td>
<td>$2^{17}$</td>
<td></td>
<td></td>
<td></td>
<td>221,471</td>
<td>131,764</td>
<td>1,445,632</td>
<td>10</td>
<td>0.0046</td>
</tr>
<tr>
<td>Proposed</td>
<td>$2^{10}$</td>
<td>SC</td>
<td>Virtex-6</td>
<td>(5,5,0)</td>
<td>2,529</td>
<td>830</td>
<td>31,104</td>
<td>112</td>
<td>0.11</td>
</tr>
<tr>
<td>decoder</td>
<td>$2^{15}$</td>
<td></td>
<td></td>
<td></td>
<td>2,612</td>
<td>846</td>
<td>697,728</td>
<td>97</td>
<td>0.091</td>
</tr>
<tr>
<td></td>
<td>$2^{16}$</td>
<td></td>
<td></td>
<td></td>
<td>2,689</td>
<td>858</td>
<td>1,385,856</td>
<td>89</td>
<td>0.084</td>
</tr>
<tr>
<td></td>
<td>$2^{17}$</td>
<td></td>
<td></td>
<td></td>
<td>2,797</td>
<td>871</td>
<td>2,762,112</td>
<td>77</td>
<td>0.072</td>
</tr>
<tr>
<td>Proposed</td>
<td>$2^{10}$</td>
<td>SC</td>
<td>Virtex-6</td>
<td>(5,5,0)</td>
<td>2,544</td>
<td>830</td>
<td>31,104</td>
<td>114</td>
<td>0.188</td>
</tr>
<tr>
<td>look-ahead</td>
<td>$2^{15}$</td>
<td></td>
<td></td>
<td></td>
<td>2,627</td>
<td>846</td>
<td>697,728</td>
<td>128</td>
<td>0.159</td>
</tr>
<tr>
<td>decoder</td>
<td>$2^{16}$</td>
<td></td>
<td></td>
<td></td>
<td>2,704</td>
<td>858</td>
<td>1,385,856</td>
<td>116</td>
<td>0.143</td>
</tr>
<tr>
<td></td>
<td>$2^{17}$</td>
<td></td>
<td></td>
<td></td>
<td>2,812</td>
<td>871</td>
<td>2,762,112</td>
<td>101</td>
<td>0.123</td>
</tr>
</tbody>
</table>

because of precomputation techniques employed in the proposed method. Moreover, the proposed design is also implemented for higher code length. LUTs and FFs are reduced by 98%, throughput increased by 26 times and the RAM utilization is increased by 48% as compared to semi-parallel architecture in [10] for $N = 2^{17}$. As compared to the decoder in [19], FFs are reduced by 34%, throughput increased by twice and RAM usage is increased by 40% is realized in our decoder. The work [23] reports implementation results of the decoder up to $N = 2^{16}$. It shows an increase in LUT and FF usage by 80-84% and a reduction in RAM usage by 29% with comparable throughput than the proposed decoder for the same code length.

6. Conclusion

In this work, a modified semi-parallel SC decoder with precomputation and look-ahead techniques are implemented. Precomputation of the internal LLRs reduces the latency of each stage by half and the look-ahead further reduces the latency for each decision in the last-stage. The PPU is used to compute partial-sum for every incoming two bits reduces the critical path delay. The analytical expressions provided for the latency and utilization rate of the proposed decoder based on the scheduling schemes verifies the implementation results. Hardware analysis and performance comparison is done for the proposed decoder. It shows improved utilization rate and latency than the prior decoder architecture. The developed architecture for code length up to $2^{17}$ with varying code rate are synthesized in Virtex-6 FPGA and compared with other semi-parallel architectures. It is evident from the observed results, that a very large efficient decoder can be implemented with fewer LUTs and FFs.
References


